116,90 €
129,89 €
-10% with code: EXTRA
Towards High-Performance and Energy-Efficient Memory Hierarchy
Towards High-Performance and Energy-Efficient Memory Hierarchy
116,90
129,89 €
  • We will send in 10–14 business days.
Chip MultiProcessors (CMPs) are becoming the de facto hardware architecture over a range of computing platforms. According to Moore's law, the number of cores in CMPs is expected to keep growing as transistor density continues to shrink. As the number of cores increases, the complexity and trade-offs of current CMP design shift towards the uncore part of the chip. In this book, we discuss several approaches to improve the performance and energy efficiency of uncore components at major levels of…
129.89
  • Publisher:
  • ISBN-10: 3639510135
  • ISBN-13: 9783639510133
  • Format: 15.2 x 22.9 x 0.8 cm, minkšti viršeliai
  • Language: English
  • SAVE -10% with code: EXTRA

Towards High-Performance and Energy-Efficient Memory Hierarchy (e-book) (used book) | bookbook.eu

Reviews

Description

Chip MultiProcessors (CMPs) are becoming the de facto hardware architecture over a range of computing platforms. According to Moore's law, the number of cores in CMPs is expected to keep growing as transistor density continues to shrink. As the number of cores increases, the complexity and trade-offs of current CMP design shift towards the uncore part of the chip. In this book, we discuss several approaches to improve the performance and energy efficiency of uncore components at major levels of the uncore subsytem such as the Last Level Cache (LLC) and the interconnect.

EXTRA 10 % discount with code: EXTRA

116,90
129,89 €
We will send in 10–14 business days.

The promotion ends in 21d.15:01:33

The discount code is valid when purchasing from 10 €. Discounts do not stack.

Log in and for this item
you will receive 1,30 Book Euros!?
  • Author: Ahmad Samih
  • Publisher:
  • ISBN-10: 3639510135
  • ISBN-13: 9783639510133
  • Format: 15.2 x 22.9 x 0.8 cm, minkšti viršeliai
  • Language: English English

Chip MultiProcessors (CMPs) are becoming the de facto hardware architecture over a range of computing platforms. According to Moore's law, the number of cores in CMPs is expected to keep growing as transistor density continues to shrink. As the number of cores increases, the complexity and trade-offs of current CMP design shift towards the uncore part of the chip. In this book, we discuss several approaches to improve the performance and energy efficiency of uncore components at major levels of the uncore subsytem such as the Last Level Cache (LLC) and the interconnect.

Reviews

  • No reviews
0 customers have rated this item.
5
0%
4
0%
3
0%
2
0%
1
0%
(will not be displayed)