98,90 €
109,89 €
-10% with code: EXTRA
Techniques to address Last Stage Leakage Recovery and Dynamic IR Drop
Techniques to address Last Stage Leakage Recovery and Dynamic IR Drop
98,90
109,89 €
  • We will send in 10–14 business days.
The leakage power, power integrity challenges due to spare cells and peak IR drop respectively are addressed in this monograph. The scope of the solution proposed lies in the Physical design level near to design closure where optimization tools have tight resources to fix these challenges. However, there is a lot of scope for future work in other areas of low PM spectrum like at circuit level, architectural level, design level and software coding level. Majority of today's semiconductor designe…
  • SAVE -10% with code: EXTRA

Techniques to address Last Stage Leakage Recovery and Dynamic IR Drop (e-book) (used book) | bookbook.eu

Reviews

Description

The leakage power, power integrity challenges due to spare cells and peak IR drop respectively are addressed in this monograph. The scope of the solution proposed lies in the Physical design level near to design closure where optimization tools have tight resources to fix these challenges. However, there is a lot of scope for future work in other areas of low PM spectrum like at circuit level, architectural level, design level and software coding level. Majority of today's semiconductor designers are not moved to very recent techniques like gate array ECO flows using ECO kits provided by library vendors due to efforts involved in modifying existing flows and tight design schedules. The proposed "Optimal State Assignment" technique can help reducing spare cells leakage without affecting design flows but switching to these new techniques will help in complete leakage power reduction of spare cells. Another possible area for future investigation is to use 65nm, 45nm, 32nm and 28nm libraries for various data flow intensive architectures implementation to validate the proposed "Selective Glitch Reduction" technique.

EXTRA 10 % discount with code: EXTRA

98,90
109,89 €
We will send in 10–14 business days.

The promotion ends in 18d.07:59:05

The discount code is valid when purchasing from 10 €. Discounts do not stack.

Log in and for this item
you will receive 1,10 Book Euros!?

The leakage power, power integrity challenges due to spare cells and peak IR drop respectively are addressed in this monograph. The scope of the solution proposed lies in the Physical design level near to design closure where optimization tools have tight resources to fix these challenges. However, there is a lot of scope for future work in other areas of low PM spectrum like at circuit level, architectural level, design level and software coding level. Majority of today's semiconductor designers are not moved to very recent techniques like gate array ECO flows using ECO kits provided by library vendors due to efforts involved in modifying existing flows and tight design schedules. The proposed "Optimal State Assignment" technique can help reducing spare cells leakage without affecting design flows but switching to these new techniques will help in complete leakage power reduction of spare cells. Another possible area for future investigation is to use 65nm, 45nm, 32nm and 28nm libraries for various data flow intensive architectures implementation to validate the proposed "Selective Glitch Reduction" technique.

Reviews

  • No reviews
0 customers have rated this item.
5
0%
4
0%
3
0%
2
0%
1
0%
(will not be displayed)