90,98 €
101,09 €
-10% with code: EXTRA
Network -On-Chip (NOC) Design Using FPGA Technology
Network -On-Chip (NOC) Design Using FPGA Technology
90,98
101,09 €
  • We will send in 10–14 business days.
NoC is new paradigm for System-on-chip (SoC) design. NoC based system accommodate multiple asynchronous clocking that many of today's complex SoC design use.The NoC solutions bring a Networking method on-chip communication and claim roughly a performance increases over conventional bus system. As a systematic approach, Network-on-Chip (NoC) called also Network-on-Silicon, proposes networks as a scalable, reusable and global communication architecture to overcome the pains of future System-on-Ch…
  • Publisher:
  • ISBN-10: 613891936X
  • ISBN-13: 9786138919360
  • Format: 15.2 x 22.9 x 0.5 cm, softcover
  • Language: English
  • SAVE -10% with code: EXTRA

Network -On-Chip (NOC) Design Using FPGA Technology (e-book) (used book) | bookbook.eu

Reviews

Description

NoC is new paradigm for System-on-chip (SoC) design. NoC based system accommodate multiple asynchronous clocking that many of today's complex SoC design use.The NoC solutions bring a Networking method on-chip communication and claim roughly a performance increases over conventional bus system. As a systematic approach, Network-on-Chip (NoC) called also Network-on-Silicon, proposes networks as a scalable, reusable and global communication architecture to overcome the pains of future System-on-Chip.The idea of NoC is derived from large-scale computer networks and distributed computing. However, the routing techniques for NoC have some unique design considerations besides low latency and high throughput. Due to tight constraints on memory and computing resources, the routing techniques for NoC should be reasonably simple. Several switch architectures have been developed for NoC employing XY output selection and wormhole routing.NoC is a layered approach for on-chip communication design proposed in literature to cope with issues of current SoC architectures. A scalable communication infrastructure that better supports the trend of SoC integration consists of an on-chip packet-swit.

EXTRA 10 % discount with code: EXTRA

90,98
101,09 €
We will send in 10–14 business days.

The promotion ends in 19d.03:29:23

The discount code is valid when purchasing from 10 €. Discounts do not stack.

Log in and for this item
you will receive 1,01 Book Euros!?
  • Author: Manish Jain
  • Publisher:
  • ISBN-10: 613891936X
  • ISBN-13: 9786138919360
  • Format: 15.2 x 22.9 x 0.5 cm, softcover
  • Language: English English

NoC is new paradigm for System-on-chip (SoC) design. NoC based system accommodate multiple asynchronous clocking that many of today's complex SoC design use.The NoC solutions bring a Networking method on-chip communication and claim roughly a performance increases over conventional bus system. As a systematic approach, Network-on-Chip (NoC) called also Network-on-Silicon, proposes networks as a scalable, reusable and global communication architecture to overcome the pains of future System-on-Chip.The idea of NoC is derived from large-scale computer networks and distributed computing. However, the routing techniques for NoC have some unique design considerations besides low latency and high throughput. Due to tight constraints on memory and computing resources, the routing techniques for NoC should be reasonably simple. Several switch architectures have been developed for NoC employing XY output selection and wormhole routing.NoC is a layered approach for on-chip communication design proposed in literature to cope with issues of current SoC architectures. A scalable communication infrastructure that better supports the trend of SoC integration consists of an on-chip packet-swit.

Reviews

  • No reviews
0 customers have rated this item.
5
0%
4
0%
3
0%
2
0%
1
0%
(will not be displayed)