229,04 €
254,49 €
-10% with code: EXTRA
Full-Chip Nanometer Routing Techniques
Full-Chip Nanometer Routing Techniques
229,04
254,49 €
  • We will send in 10–14 business days.
At 90 nm, wires account for nearly 75% of the total delay in a circuit. Even more insidious, however, is that among nearly 40% of these nets, more than 50% of their total net capacitance are attributed to the cross-coupling capacitance between neighboring signals. At this point a new design and optimization paradigm based on real wires is required. Nanometer routers must prevent and correct these effects on-the-fly in order to reach timing closure. From a manufacturability standpoint, nanometer…
  • Publisher:
  • ISBN-10: 1402061943
  • ISBN-13: 9781402061943
  • Format: 15.6 x 23.4 x 0.8 cm, hardcover
  • Language: English
  • SAVE -10% with code: EXTRA

Full-Chip Nanometer Routing Techniques (e-book) (used book) | bookbook.eu

Reviews

Description

At 90 nm, wires account for nearly 75% of the total delay in a circuit. Even more insidious, however, is that among nearly 40% of these nets, more than 50% of their total net capacitance are attributed to the cross-coupling capacitance between neighboring signals. At this point a new design and optimization paradigm based on real wires is required. Nanometer routers must prevent and correct these effects on-the-fly in order to reach timing closure. From a manufacturability standpoint, nanometer routers must explicitly deal with the ever increasing design complexity, and be capable of adapting to the constraint requirements of timing, signal integrity, process antenna effect, and new interconnect architecture such as X-architecture.

In the nanometer era, we must look into new-generation routing technologies that combine high performance and capacity with the integration of congestion, timing, SI prevention, and DFM algorithms as the best means of getting to design closure quickly. In this book, we present a novel multilevel full-chip router, namely mSIGMA for SIGnal-integrity and MAnufacturability optimization. And these routing technologies will ensure faster time-to-market and time-to-profitability.

EXTRA 10 % discount with code: EXTRA

229,04
254,49 €
We will send in 10–14 business days.

The promotion ends in 21d.02:15:40

The discount code is valid when purchasing from 10 €. Discounts do not stack.

Log in and for this item
you will receive 2,54 Book Euros!?
  • Author: Tsung-Yi Ho
  • Publisher:
  • ISBN-10: 1402061943
  • ISBN-13: 9781402061943
  • Format: 15.6 x 23.4 x 0.8 cm, hardcover
  • Language: English English

At 90 nm, wires account for nearly 75% of the total delay in a circuit. Even more insidious, however, is that among nearly 40% of these nets, more than 50% of their total net capacitance are attributed to the cross-coupling capacitance between neighboring signals. At this point a new design and optimization paradigm based on real wires is required. Nanometer routers must prevent and correct these effects on-the-fly in order to reach timing closure. From a manufacturability standpoint, nanometer routers must explicitly deal with the ever increasing design complexity, and be capable of adapting to the constraint requirements of timing, signal integrity, process antenna effect, and new interconnect architecture such as X-architecture.

In the nanometer era, we must look into new-generation routing technologies that combine high performance and capacity with the integration of congestion, timing, SI prevention, and DFM algorithms as the best means of getting to design closure quickly. In this book, we present a novel multilevel full-chip router, namely mSIGMA for SIGnal-integrity and MAnufacturability optimization. And these routing technologies will ensure faster time-to-market and time-to-profitability.

Reviews

  • No reviews
0 customers have rated this item.
5
0%
4
0%
3
0%
2
0%
1
0%
(will not be displayed)