134,54 €
149,49 €
-10% with code: EXTRA
Cache Energy Optimization Techniques for Modern Processors
Cache Energy Optimization Techniques for Modern Processors
134,54
149,49 €
  • We will send in 10–14 business days.
Recent years have witnessed a huge increase in the power consumption of computing systems ranging from embedded systems to supercomputers. Power issues now drive major design decisions in businesses and large-scale enterprises and hence, the knowledge of how power concerns influence processor architecture is important for both researchers and business policy-makers. This book discusses basic concepts, algorithms and architectures for cache energy optimization in single-core and multi-core syste…
  • Publisher:
  • Year: 2013
  • Pages: 148
  • ISBN-10: 3639517369
  • ISBN-13: 9783639517361
  • Format: 15.2 x 22.9 x 0.9 cm, softcover
  • Language: English
  • SAVE -10% with code: EXTRA

Cache Energy Optimization Techniques for Modern Processors (e-book) (used book) | bookbook.eu

Reviews

Description

Recent years have witnessed a huge increase in the power consumption of computing systems ranging from embedded systems to supercomputers. Power issues now drive major design decisions in businesses and large-scale enterprises and hence, the knowledge of how power concerns influence processor architecture is important for both researchers and business policy-makers. This book discusses basic concepts, algorithms and architectures for cache energy optimization in single-core and multi-core systems, multitasking, real-time and QoS systems. It presents dynamic reconfiguration based energy saving techniques for caches designed with both conventional SRAM devices and emerging non-volatile devices such as STT-RAM. It also provides both qualitative and quantitative comparison with state-of-the-art cache energy saving techniques to stimulate the readers to take the frontiers beyond what has been presented here. This book will be useful for all those who are interested in power-aware computing and architecture design, be they students or researchers in computer architecture, chip designers, software engineers, technical marketing professionals or managers interested in low-power design.

EXTRA 10 % discount with code: EXTRA

134,54
149,49 €
We will send in 10–14 business days.

The promotion ends in 19d.22:58:22

The discount code is valid when purchasing from 10 €. Discounts do not stack.

Log in and for this item
you will receive 1,49 Book Euros!?
  • Author: Mittal Sparsh
  • Publisher:
  • Year: 2013
  • Pages: 148
  • ISBN-10: 3639517369
  • ISBN-13: 9783639517361
  • Format: 15.2 x 22.9 x 0.9 cm, softcover
  • Language: English English

Recent years have witnessed a huge increase in the power consumption of computing systems ranging from embedded systems to supercomputers. Power issues now drive major design decisions in businesses and large-scale enterprises and hence, the knowledge of how power concerns influence processor architecture is important for both researchers and business policy-makers. This book discusses basic concepts, algorithms and architectures for cache energy optimization in single-core and multi-core systems, multitasking, real-time and QoS systems. It presents dynamic reconfiguration based energy saving techniques for caches designed with both conventional SRAM devices and emerging non-volatile devices such as STT-RAM. It also provides both qualitative and quantitative comparison with state-of-the-art cache energy saving techniques to stimulate the readers to take the frontiers beyond what has been presented here. This book will be useful for all those who are interested in power-aware computing and architecture design, be they students or researchers in computer architecture, chip designers, software engineers, technical marketing professionals or managers interested in low-power design.

Reviews

  • No reviews
0 customers have rated this item.
5
0%
4
0%
3
0%
2
0%
1
0%
(will not be displayed)