116,90 €
129,89 €
-10% with code: EXTRA
An FPGA Architecture for Two-Dimensional Partial Reconfiguration
An FPGA Architecture for Two-Dimensional Partial Reconfiguration
116,90
129,89 €
  • We will send in 10–14 business days.
Reconfigurable machines can accelerate many applications by adapting to their needs through hardware reconfiguration. Partial reconfiguration allows the reconfiguration of a portion of a chip while the rest of the chip is still working. Operating system for partially reconfigurable machines (OS4RC) handles the scheduling and placement of tasks. Some existing OS4RC models assume no data exchange channel between IP (Intellectual Property) circuits residing on a FPGA chip and between an IP circuit…
  • SAVE -10% with code: EXTRA

An FPGA Architecture for Two-Dimensional Partial Reconfiguration (e-book) (used book) | bookbook.eu

Reviews

Description

Reconfigurable machines can accelerate many applications by adapting to their needs through hardware reconfiguration. Partial reconfiguration allows the reconfiguration of a portion of a chip while the rest of the chip is still working. Operating system for partially reconfigurable machines (OS4RC) handles the scheduling and placement of tasks. Some existing OS4RC models assume no data exchange channel between IP (Intellectual Property) circuits residing on a FPGA chip and between an IP circuit and FPGA I/O pins. Other models assume inter-IP communication channels, but they do not work well with 2-D partial reconfiguration. And frequently they are very complicated to design and expensive. To address these problems, a new chip architecture that can better support inter-IP and IP-I/O communication is proposed and a corresponding OS4RC kernel is then specified.The proposed FPGA architecture is based on an array of clusters of CLBs, with each cluster serving as a partial reconfiguration unit, and a mesh of segmented buses that provides inter-IP and IP-I/O communication channels. Features of the new architecture can reduce the kernel execution times and enable the runtime scheduling,

EXTRA 10 % discount with code: EXTRA

116,90
129,89 €
We will send in 10–14 business days.

The promotion ends in 20d.07:54:26

The discount code is valid when purchasing from 10 €. Discounts do not stack.

Log in and for this item
you will receive 1,30 Book Euros!?

Reconfigurable machines can accelerate many applications by adapting to their needs through hardware reconfiguration. Partial reconfiguration allows the reconfiguration of a portion of a chip while the rest of the chip is still working. Operating system for partially reconfigurable machines (OS4RC) handles the scheduling and placement of tasks. Some existing OS4RC models assume no data exchange channel between IP (Intellectual Property) circuits residing on a FPGA chip and between an IP circuit and FPGA I/O pins. Other models assume inter-IP communication channels, but they do not work well with 2-D partial reconfiguration. And frequently they are very complicated to design and expensive. To address these problems, a new chip architecture that can better support inter-IP and IP-I/O communication is proposed and a corresponding OS4RC kernel is then specified.The proposed FPGA architecture is based on an array of clusters of CLBs, with each cluster serving as a partial reconfiguration unit, and a mesh of segmented buses that provides inter-IP and IP-I/O communication channels. Features of the new architecture can reduce the kernel execution times and enable the runtime scheduling,

Reviews

  • No reviews
0 customers have rated this item.
5
0%
4
0%
3
0%
2
0%
1
0%
(will not be displayed)